|
If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
Datasheet File OCR Text: |
08/24/99 Errata: CS4341 Rev. C CS4341 24-Bit, 96 kHz Stereo DAC with Volume Control All references to the CS4341 mentioned below shall be taken to refer to revision C of the CS4341 product. The hardware revision code can be found in the 10 character field printed below the part number on each chip. The letter which appears as the fifth character from the right is the revision code (e.g. ZNACSC9926 is a Revision C part). Pin 6 (SCL/CCLK) of the CS4341 does not have sufficient hysteresis to meet the 2 data sheet rise time specifications. The I C rise time tr and the SPI rise time tr2 must be less than 30 ns for proper operation. This prevents the use of standard I2C configurations with a resistor pull-up. This problem can be worked around by placing a Schmitt Trigger buffer, for example a 74HC14, on the SCL line just prior to the CS4341. This will not affect the operation of the I2C bus as pin 6 is an input only. V+ SCL Pin 6 Figure 1. I2C SCL Buffer Example If there are any questions concerning this information, please contact Applications Engineering at 512-445-7222. Cirrus Logic P.O. Box 17847, Austin, Texas 78760 (512) 445 7222 FAX: (512) 445 7581 http://www.crystal.com ER298D1 AUG `99 1 |
Price & Availability of CS4341 |
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |